Logo
Explore Help
Sign In
TechGuy/MeloNX
1
0
Fork 0
You've already forked MeloNX
forked from MeloNX/MeloNX
Code Pull Requests Activity
MeloNX/ChocolArm64
History
LDj3SNuD ffbfbb5549 Add FCVT <Hd>, <Sn> and FCVT <Sd>, <Hn> Inst.; add Tests. (#692)
* Update OpCodeTable.cs

* Update InstEmitSimdCvt.cs

* Update CpuTestSimd.cs

* Address PR feedback.
2019-05-30 19:51:39 -03:00
..
Decoders
Refactoring and optimization on CPU translation (#661)
2019-04-26 14:55:12 +10:00
Events
Optimize address translation and write tracking on the MMU (#571)
2019-02-24 18:24:35 +11:00
Instructions
Add FCVT <Hd>, <Sn> and FCVT <Sd>, <Hn> Inst.; add Tests. (#692)
2019-05-30 19:51:39 -03:00
IntermediateRepresentation
Refactoring and optimization on CPU translation (#661)
2019-04-26 14:55:12 +10:00
Memory
Optimize address translation and write tracking on the MMU (#571)
2019-02-24 18:24:35 +11:00
State
Refactoring and optimization on CPU translation (#661)
2019-04-26 14:55:12 +10:00
Translation
Refactoring and optimization on CPU translation (#661)
2019-04-26 14:55:12 +10:00
ChocolArm64.csproj
Built in profiling (#567)
2019-04-26 14:53:10 +10:00
CpuThread.cs
ARM exclusive monitor and multicore fixes (#589)
2019-02-19 10:52:06 +11:00
OpCodeTable.cs
Add FCVT <Hd>, <Sn> and FCVT <Sd>, <Hn> Inst.; add Tests. (#692)
2019-05-30 19:51:39 -03:00
Optimizations.cs
Misc. CPU optimizations (#575)
2019-02-28 13:03:31 +11:00
Powered by Gitea Version: 1.23.7 Page: 54ms Template: 4ms
English
Bahasa Indonesia Deutsch English Español Français Gaeilge Italiano Latviešu Magyar nyelv Nederlands Polski Português de Portugal Português do Brasil Suomi Svenska Türkçe Čeština Ελληνικά Български Русский Українська فارسی മലയാളം 日本語 简体中文 繁體中文(台灣) 繁體中文(香港) 한국어
Licenses API